求FPGA高手解释:为什么以下在quartus2中编译后,逻辑单元为0且仿真没有结果?
modulebcd_decoder(i,y);input[3:0]i;output[7:0]y;reg[7:0]y;alwaysbegincase(i)4`b0000:y...
module bcd_decoder(i,y);
input[3:0]i;
output[7:0]y;
reg[7:0]y;
always
begin
case(i)
4`b0000:y[7:0]=8`b11111100;
4`b0001:y[7:0]=8`b01100000;
4`b0010:y[7:0]=8`b11011010;
4`b0011:y[7:0]=8`b11110010;
4`b0100:y[7:0]=8`b01100110;
4`b0101:y[7:0]=8`b10110110;
4`b0110:y[7:0]=8`b10111110;
4`b0111:y[7:0]=8`b11100000;
4`b1000:y[7:0]=8`b11111110;
4`b1001:y[7:0]=8`b11110110;
4`b1010:y[7:0]=8`b11101110;
4`b1011:y[7:0]=8`b00111110;
4`b1100:y[7:0]=8`b10011100;
4`b1101:y[7:0]=8`b01111010;
4`b1110:y[7:0]=8`b10011110;
4`b1111:y[7:0]=8`b10001110;
default:y[7:0]=8`b11111111;
endcase
end
endmodule
编译确保已经通过了,就是没有逻辑单元,我试了一下二选一的选择器的设计,也没用到逻辑单元,但是仿真却是真确的,所以郁闷的是到底没有逻辑单元是不是个错误? 展开
input[3:0]i;
output[7:0]y;
reg[7:0]y;
always
begin
case(i)
4`b0000:y[7:0]=8`b11111100;
4`b0001:y[7:0]=8`b01100000;
4`b0010:y[7:0]=8`b11011010;
4`b0011:y[7:0]=8`b11110010;
4`b0100:y[7:0]=8`b01100110;
4`b0101:y[7:0]=8`b10110110;
4`b0110:y[7:0]=8`b10111110;
4`b0111:y[7:0]=8`b11100000;
4`b1000:y[7:0]=8`b11111110;
4`b1001:y[7:0]=8`b11110110;
4`b1010:y[7:0]=8`b11101110;
4`b1011:y[7:0]=8`b00111110;
4`b1100:y[7:0]=8`b10011100;
4`b1101:y[7:0]=8`b01111010;
4`b1110:y[7:0]=8`b10011110;
4`b1111:y[7:0]=8`b10001110;
default:y[7:0]=8`b11111111;
endcase
end
endmodule
编译确保已经通过了,就是没有逻辑单元,我试了一下二选一的选择器的设计,也没用到逻辑单元,但是仿真却是真确的,所以郁闷的是到底没有逻辑单元是不是个错误? 展开
威孚半导体技术
2024-08-19 广告
2024-08-19 广告
威孚(苏州)半导体技术有限公司是一家专注生产、研发、销售晶圆传输设备整机模块(EFEM/SORTER)及核心零部件的高科技半导体公司。公司核心团队均拥有多年半导体行业从业经验,其中技术团队成员博士、硕士学历占比80%以上,依托丰富的软件底层...
点击进入详情页
本回答由威孚半导体技术提供
展开全部
of course it will not get any synthesized logic as no sensitive list with always statement.
a clock signal is necessary. try
input clock;
always@(posedge clock)
---------------------------------------
they are right, replace all of your ` with ' and you will get the result you expect.
btw, i have run your code on Quartus 9.1 sp1, and it DOES say "no clocks defined in design". so what it means is, at least you should use a register to store your result IN THIS DESIGN.
a clock signal is necessary. try
input clock;
always@(posedge clock)
---------------------------------------
they are right, replace all of your ` with ' and you will get the result you expect.
btw, i have run your code on Quartus 9.1 sp1, and it DOES say "no clocks defined in design". so what it means is, at least you should use a register to store your result IN THIS DESIGN.
已赞过
已踩过<
评论
收起
你对这个回答的评价是?
展开全部
4'b和8'b中间哪个是单引号,不是TAB键上面那个`
已赞过
已踩过<
评论
收起
你对这个回答的评价是?
展开全部
楼上说得有道理,确保编译通过后,仿真前需要设置输入波形,仿真后才会有输出波形
已赞过
已踩过<
评论
收起
你对这个回答的评价是?
推荐律师服务:
若未解决您的问题,请您详细描述您的问题,通过百度律临进行免费专业咨询